## ESE355: VLSI System Design

| Catalog Descript               | tion: Introduces techniques and tools for scalable VLSI design and analysis.<br>Emphasis is on physical design and on performance analysis. Includes<br>extensive lab experiments and hand-on usage of CAD tools.                                                                                                         |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Course Designat                | ion: Elective for EE and CE                                                                                                                                                                                                                                                                                               |
| Text Book:                     | Jan Rabaey, A. Chandrakasan, B. Nikolic, "Digital Integrated Circuits:<br>A Design Perspective", Prentice Hall, 2003.                                                                                                                                                                                                     |
| Prerequisites:<br>Corequisite: | ESE218<br>none                                                                                                                                                                                                                                                                                                            |
| Coordinator:                   | Alex Doboli                                                                                                                                                                                                                                                                                                               |
| Goals:                         | The course introduces techniques and tools for scalable VLSI design and<br>analysis. The emphasis is on physical design and on performance analysis. The<br>course includes extensive lab experiments, a mini project and hands-on usage of<br>CAD tools.                                                                 |
| Objectives:                    | Upon completion of this course, students are able to develop, layout and simulate fabricatable designs of VLSI building blocks, such as registers, arithmetic units, finite state machines, and medium-scale VLSI chips. Students are knowledgeable to design digital circuits optimized for timing and area constraints. |
| <b>Topics Covered:</b>         | optimized for timing and area constraints.                                                                                                                                                                                                                                                                                |
| Week 1.                        | Introduction to design of VLSI systems and circuits. The MOSFET<br>Transistor. Static behavior. Dynamic behavior. Secondary effects.<br>SPICE models for the MOS transistor. Small-signal models.                                                                                                                         |
| Week 2.                        | The CMOS Inverter. Static behavior.                                                                                                                                                                                                                                                                                       |
| Week 3.                        | The CMOS Inverter. Dynamic behavior. Propagation delay.                                                                                                                                                                                                                                                                   |
| Week 4.                        | Combinational Logic Gates. Complementary CMOS design                                                                                                                                                                                                                                                                      |
| Week 5.                        | Combinational Logic Gates. Complementary CMOS design. Layout techniques for complex gates. Bit-slice design. Pipelining.                                                                                                                                                                                                  |
| Week 6.                        | Combinational Logic Gates. Ratio-ed logic. Pass-transistor Logic.                                                                                                                                                                                                                                                         |
| Week 7.                        | Combinational Logic Gates. Dynamic CMOS. Principles. Performance.<br>Cascading.                                                                                                                                                                                                                                           |
| Week 8.                        | <b>Design of Sequential Circuits.</b> flip-flops. master-slave ff. CMOS static flip-flops. Implementation with PLA structures. Application.                                                                                                                                                                               |
| Week 9.                        | <b>Design of Sequential Circuits.</b> flip-flops. master-slave ff. CMOS static flip-flops. Implementation with PLA structures. Application.                                                                                                                                                                               |
| Week 10.                       | <b>Design of Sequential Circuits.</b> Dynamic sequential circuits. Pseudo<br>static latch. Dynamic two-phase flip flop. C2MOS latch. NORA-CMOS<br>structure.                                                                                                                                                              |
| Week 11.                       | Design for Testability.                                                                                                                                                                                                                                                                                                   |
| Week 12.                       | Interconnect. Crosstalk. Resistive parasitic. Inductive parasitic.<br>Packaging technology.                                                                                                                                                                                                                               |

Class/laboratory Schedule: 3 lecture hours and 3 laboratory hours per week.

## Grade = 20% Homeworks + 25% Midterm + 35% Final + 20% Project

## **Program Outcomes and Assessment**

% contribution\*

| On the following " a-k" list, please check those topics which are covered within the course:                                        |    |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|----|--|--|
| $X\square$ (a) ability to apply knowledge of math, engineering, and science                                                         |    |  |  |
| (a1) knowledge of probability and statistics, including applications to EE/CE                                                       |    |  |  |
| (a2) knowledge of mathematics and of basic engineering sciences necessary to carry                                                  |    |  |  |
| out analysis and design appropriate to EE/CE.<br>(a3) knowledge of discrete mathematics or advanced mathematics<br>(linear algebra) | 0% |  |  |
| $X\square$ (b1) ability to design and conduct experiments                                                                           |    |  |  |
| $X\square$ (b2) ability to analyze and interpret data                                                                               |    |  |  |
| $X\square$ (c) ability to design system, component or process to meet needs                                                         |    |  |  |
| $\Box$ (d) ability to function on multi-disciplinary teams                                                                          |    |  |  |
| $X\square$ (e) ability to identify, formulate, and solve engineering problems                                                       |    |  |  |
| $X\square$ (f) understanding of professional and ethical responsibility                                                             |    |  |  |
| $X\square$ (g) ability to communicate effectively                                                                                   |    |  |  |
| $\Box$ (h) broad education                                                                                                          |    |  |  |
| $\Box$ (i) recognition of need an ability to engage in life-long learning                                                           |    |  |  |
| □ (j) knowledge of contemporary issues                                                                                              |    |  |  |

| $X\square$ (k) ability to use techniques, skills, and tools in engineering practice | 10% |
|-------------------------------------------------------------------------------------|-----|
| Any other outcomes and assessments?                                                 |     |

\* Assume that the total contribution of any course will be 100%. Use the right hand column to indicate the approximate percent that the left hand columns contribute to the overall course.

Americans with Disabilities Act: If you have a physical, psychological, medical or learning disability that may impact your course work, please contact Disability Support Services, ECC(Educational Communications Center) Building, Room 128, (631)632-6748. They will determine with you what accommodations, if any, are necessary and appropriate. All information and documentation is confidential.http://studentaffairs.stonybrook.edu/dss/index.shtml.

Academic Integrity: Each student must pursue his or her academic goals honestly and be personally accountable for all submitted work. Representing another person's work as your own is always wrong. Faculty is required to report any suspected instances of academic dishonesty to the Academic Judiciary. Faculty in the Health Sciences Center (School of Health Technology Management, Nursing, Social Welfare, Dental Medicine) and School of Medicine are required to follow their schoolspecific procedures. For more comprehensive information on academic integrity, including categories of academic dishonesty please refer to the academic judiciary website at <u>http://www.stonybrook.edu/commcms/academic integrity/index.html</u>

**Critical Incident Management:** Stony Brook University expects students to respect the rights, privileges, and property of other people. Faculty are required to report to the Office of University Community Standards any disruptive behavior that interrupts their ability to teach, compromises the safety of the learning environment, or inhibits students' ability to learn. Faculty in the HSC Schools and the School of Medicine are required to follow their school-specific procedures. Further information about most academic matters can be found in the Undergraduate Bulletin, the Undergraduate Class Schedule, and the Faculty-Employee Handbook.

**Document Prepared by:** Alex Doboli on 8/19/17